RTL Design Engineer, Camera Image Signal Processor

Google organizes the world's information and makes it universally accessible and useful.
Embedded
Entry-Level Software Engineer
In-Person
2+ years of experience
This job posting may no longer be active. You may be interested in these related jobs instead:
Software Developer, Pixel Watch, System Software

Software Developer position at Google focusing on Pixel Watch system software development, requiring embedded systems expertise and programming skills.

ASIC RTL Design Engineer

ASIC RTL Design Engineer position at Google, focusing on custom silicon development and hardware innovation for consumer products.

Application-Specific Integrated Circuit (ASIC) Design Verification Engineer

ASIC Design Verification Engineer position at Google, focusing on verifying digital systems and developing verification methodologies for custom silicon solutions.

ASIC RTL Design Engineer

ASIC RTL Design Engineer position at Google, focusing on custom silicon solutions development and hardware innovation for consumer products.

ASIC Design Engineer Silicon

ASIC Design Engineer position at Google, focusing on custom silicon solutions and RTL development for next-generation hardware products.

Description For RTL Design Engineer, Camera Image Signal Processor

Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will be responsible for Register-Transfer Level (RTL) design development of security IP and subsystems. This includes Micro architecture, RTL coding, definition, constraints, IP release flows, Power Performance Area (PPA) optimizations, test planning collaboration, coverage reviews and closure for quality and optimized security designs. You will be involved in Micro-Arch and RTL coding for imaging and video codecs - IPs and subsystems. You will also contribute to improvements by debugging and by using different RTL QC tools like Lint, CDC, VCLP.

Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

Responsibilities: • Perform Verilog/SystemVerilog RTL coding, function/performance simulation debug and Lint/CDC/FV/UPF checks. • Perform RTL verification using industry standard methodologies. Participate in test planning and coverage analysis. • Develop RTL implementations that meet competitive power, performance and area targets. • Participate in synthesis, timing/power closure and Field-Programmable Gate Array (FPGA) or silicon bring-up. • Work with multi-disciplined and multi-site teams in RTL design, verification, or architecture or micro-architecture planning.

Last updated 8 months ago

Responsibilities For RTL Design Engineer, Camera Image Signal Processor

  • Perform Verilog/SystemVerilog RTL coding, function/performance simulation debug and Lint/CDC/FV/UPF checks
  • Perform RTL verification using industry standard methodologies. Participate in test planning and coverage analysis
  • Develop RTL implementations that meet competitive power, performance and area targets
  • Participate in synthesis, timing/power closure and Field-Programmable Gate Array (FPGA) or silicon bring-up
  • Work with multi-disciplined and multi-site teams in RTL design, verification, or architecture or micro-architecture planning

Requirements For RTL Design Engineer, Camera Image Signal Processor

Java
Python
  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience
  • 2 years of experience with digital logic design principles, RTL design concepts, and languages such as Verilog or SystemVerilog
  • Experience with logic synthesis techniques to optimize RTL code, performance and power, and low-power design techniques
  • Experience with a scripting language such as Perl or Python

Interested in this job?